

September 2013

## FPF1320 / FPF1321 IntelliMAX<sup>™</sup> Dual-Input Single-Output Advanced Power Switch with True Reverse-Current Blocking

## **Features**

- DISO Load Switches
- Input Supply Operating Range: 1.5 V ~ 5.5 V
- R<sub>ON</sub> 50 mΩ at V<sub>IN</sub>=3.3 V Per Channel (Typical)
- True Reverse-Current Blocking (TRCB)
- Fixed Slew Rate Controlled 130 µs for < 1 µF C<sub>OUT</sub>
- I<sub>SW</sub>: 1.5 A Per Channel (Maximum)
- Quick Discharge Feature on FPF1321
- Logic CMOS IO Meets JESD76 Standard for GPIO Interface and Related Power Supply Requirements
- ESD Protected:
  - Human Body Model: >6 kV
    - Charged Device Model: >1.5 kV
    - IEC 61000-4-2 Air Discharge: >15 kV
    - IEC 61000-4-2 Contact Discharge: >8 kV

## Applications

- Smart phones / Tablet PCs
- Portable Devices
- Near Field Communication (NFC) Capable SIM Card Power Supply

## Description

The FPF1320/21 is a Dual-Input Single-Output (DISO) load switch consisting of two sets of slew-rate controlled, low on-resistance, P-channel MOSFET switches and integrated analog features. The slew-rate-controlled turn-on characteristic prevents inrush current and the resulting excessive voltage droop on the power rails. The input voltage range operates from 1.5 V to 5.5 V to align with the requirements of low-voltage portable device power rails. FPF1320/21 performs seamless power-source transitions between two input power rails using the SEL pin with advanced break-before-make operation.

FPF1320/21 has a TRCB function to block unwanted reverse current from output to input during ON/OFF states. The switch is controlled by logic inputs of the SEL and EN pins, which are capable of interfacing directly with low-voltage control signals (GPIO).

FPF1321 has 65  $\Omega$  on-chip load resistor for output quick discharge when EN is LOW.

FPF1320/21 is available in 1.0 mm x 1.5 mm WLCSP, 6-bump, with 0.5 mm pitch. FPF1321B is available in 1.0 mm x 1.5 mm WLCSP, 6-bump, 0.5 mm pitch with backside laminate.

| Part Number | Top<br>Mark | Channel | Switch Per<br>Channel (Typ.)<br>at 3.3 V <sub>IN</sub> | Reverse<br>Current<br>Blocking | Output<br>Discharge | Rise<br>Time (t <sub>R</sub> ) | Package                                                                                                             |
|-------------|-------------|---------|--------------------------------------------------------|--------------------------------|---------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------|
| FPF1320UCX  | QS          | DISO    | 50 mΩ                                                  | Yes                            | NA                  | 130 µs                         | 1.0 mm X 1.5 mm<br>Wafer-Level Chip-                                                                                |
| FPF1321UCX  | QT          | DISO    | 50 mΩ                                                  | Yes                            | 65 Ω                | 130 µs                         | Scale Package<br>(WLCSP) 6-Bumps,<br>0.5 mm Pitch                                                                   |
| FPF1321BUCX | QT          | DISO    | 50 mΩ                                                  | Yes                            | 65 Ω                | 130 µs                         | 1.0 mm X 1.5 mm<br>Wafer-Level Chip-<br>Scale Package<br>(WLCSP) 6-Bumps,<br>0.5 mm Pitch with<br>Backside Laminate |

### Ordering Information

© 2011 Fairchild Semiconductor Corporation FPF1320 / FPF1321 • Rev. 1.0.2

www.fairchildsemi.com





| Pin # | Name              | Description                                                                                        |
|-------|-------------------|----------------------------------------------------------------------------------------------------|
| A1    | EN                | Enable input. Active HIGH. There is an internal pull-down resistor at the EN pin.                  |
| B1    | SEL               | Input power selection inputs. See Table 1. There are internal pull-down resistors at the SEL pins. |
| A2    | V <sub>IN</sub> A | Supply Input. Input to the power switch A.                                                         |
| B2    | V <sub>OUT</sub>  | Switch output                                                                                      |
| C1    | GND               | Ground                                                                                             |
| C2    | V <sub>IN</sub> B | Supply Input. Input to power switch B.                                                             |

### Table 1. Truth Table

| SEL  | EN   | Switch A | Switch B | V <sub>out</sub>                        | Status                     |
|------|------|----------|----------|-----------------------------------------|----------------------------|
| LOW  | HIGH | ON       | OFF      | V <sub>IN</sub> A                       | V <sub>IN</sub> A Selected |
| HIGH | HIGH | OFF      | ON       | V <sub>IN</sub> B                       | VINB Selected              |
| х    | LOW  | OFF      | OFF      | Floating for FPF1320<br>GND for FPF1321 | Both Switches are OFF      |

## **Absolute Maximum Ratings**

Stresses exceeding the Absolute Maximum Ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameters                                                                   |                                                                                            |      | Max.               | Unit |  |
|------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|--------------------|------|--|
| V <sub>IN</sub>  | $V_{\text{IN}}A,V_{\text{IN}}B,V_{\text{SEL}},V_{\text{EN}},V_{\text{OUT}}t$ | o GND                                                                                      | -0.3 | 6                  | V    |  |
| I <sub>SW</sub>  | Maximum Continuous Switc                                                     | h Current per Channel                                                                      |      | 1.5                | А    |  |
| PD               | Total Power Dissipation at T                                                 | <sub>A</sub> =25°C                                                                         |      | 1.2                | W    |  |
| T <sub>STG</sub> | Operating and Storage Junction Temperature                                   |                                                                                            |      | 150                | °C   |  |
| 0                | Thermal Resistance, Junction-to-Ambient                                      |                                                                                            |      | 85 <sup>(1)</sup>  | °C/W |  |
| $\Theta_{JA}$    | (1 in. <sup>2</sup> Pad of 2-oz. Copper)                                     |                                                                                            |      | 110 <sup>(2)</sup> | C/W  |  |
|                  |                                                                              | Human Body Model, JESD22-A114                                                              | 6.0  |                    |      |  |
|                  |                                                                              | Charged Device Model, JESD22-C101                                                          | 1.5  |                    |      |  |
| ESD              | Electrostatic Discharge<br>Capability                                        | Air Discharge (V <sub>IN</sub> A, V <sub>IN</sub> B to GND),<br>IEC61000-4-2 System Level  | 15.0 |                    | kV   |  |
|                  |                                                                              | Contact Discharge (V <sub>IN</sub> A, V <sub>IN</sub> B to GND), IEC61000-4-2 System Level | 8.0  |                    |      |  |

Notes:

- 1. Measured using 2S2P JEDEC std. PCB.
- 2. Measured using 2S2P JEDEC PCB cold-plate method.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameters                                                            | Min. | Max. | Unit |
|-----------------|-----------------------------------------------------------------------|------|------|------|
| V <sub>IN</sub> | V <sub>IN</sub> Input Voltage on V <sub>IN</sub> A, V <sub>IN</sub> B |      | 5.5  | V    |
| T <sub>A</sub>  | Ambient Operating Temperature                                         | -40  | 85   | °C   |

| FPF132       |
|--------------|
| 320 / FPF13  |
| Ņ            |
| 1 — IntelliN |
|              |
| Dual-In      |
| out Sin      |
| gle-Out      |
| put Ad       |
| vanced       |
| Power        |
| er Switch    |
|              |

## **Electrical Characteristics**

 $V_{IN}A=V_{IN}B=1.5$  to 5.5 V,  $T_A=-40$  to 85°C unless otherwise noted. Typical values are at  $V_{IN}A=V_{IN}B=3.3$  V and  $T_A=25$ °C.

| Symbol                                  | Parameters Condition                                                                                               |                                                                                                                            | Min. | Тур. | Max. | Unit |  |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Basic Operati                           | on                                                                                                                 | •                                                                                                                          |      |      |      |      |  |
| $V_{\text{IN}}A, V_{\text{IN}}B$        | Input Voltage                                                                                                      |                                                                                                                            | 1.5  |      | 5.5  | V    |  |
| I <sub>SD</sub>                         | Shutdown Current                                                                                                   | SEL=HIGH or LOW, EN=GND,<br>V <sub>OUT</sub> =GND, V <sub>IN</sub> A=V <sub>IN</sub> B=5.5 V                               |      |      | 5    | μA   |  |
| ΙQ                                      | Quiescent Current                                                                                                  | I <sub>OUT</sub> =0mA, SEL=HIGH or LOW,<br>EN=HIGH, V <sub>IN</sub> A=V <sub>IN</sub> B=5.5 V                              |      | 12   | 22   | μA   |  |
|                                         |                                                                                                                    | V <sub>IN</sub> A=V <sub>IN</sub> B=5.5 V, I <sub>OUT</sub> =200 mA,<br>T <sub>A</sub> =25°C                               |      | 42   | 60   |      |  |
| 5                                       |                                                                                                                    | V <sub>IN</sub> A=V <sub>IN</sub> B=3.3 V, I <sub>OUT</sub> =200 mA,<br>T <sub>A</sub> =25°C                               |      | 50   |      |      |  |
| R <sub>ON</sub>                         | On-Resistance                                                                                                      | V <sub>IN</sub> A=V <sub>IN</sub> B=1.8 V, I <sub>OUT</sub> =200 mA,<br>T <sub>A</sub> =25°C to 85°C                       |      | 80   |      | mΩ   |  |
|                                         |                                                                                                                    | V <sub>IN</sub> A=V <sub>IN</sub> B=1.5 V, I <sub>OUT</sub> =200 mA,<br>T <sub>A</sub> =25°C                               |      |      | 170  |      |  |
| VIH                                     | SEL, EN Input Logic High<br>Voltage                                                                                | V <sub>IN</sub> A, V <sub>IN</sub> B=1.5 V – 5.5 V                                                                         | 1.15 |      |      | V    |  |
| N                                       | SEL, EN Input Logic Low<br>Voltage                                                                                 | V <sub>IN</sub> A, V <sub>IN</sub> B=1.8 V – 5.5 V                                                                         |      |      | 0.65 | V    |  |
| VIL                                     | SEL, EN Input Logic Low<br>Voltage                                                                                 | V <sub>IN</sub> A, V <sub>IN</sub> B=1.5 V - 1.8 V                                                                         |      |      | 0.60 |      |  |
| V <sub>DROOP_OUT</sub>                  | Output Voltage Droop while<br>Channel Switching from<br>Higher Input Voltage Lower<br>Input Voltage <sup>(3)</sup> | $V_{IN}$ A=3.3 V, $V_{IN}$ B=5 V, Switching from<br>$V_{IN}$ A → $V_{IN}$ B, R <sub>L</sub> =150 Ω, C <sub>OUT</sub> =1 µF |      |      | 100  | mV   |  |
| I <sub>SEL</sub> /I <sub>EN</sub>       | Input Leakage at SEL and EN Pin                                                                                    |                                                                                                                            |      |      | 1.2  | μA   |  |
| R <sub>SEL_PD</sub> /R <sub>EN_PD</sub> | Pull-Down Resistance at SEL or EN Pin                                                                              |                                                                                                                            |      | 7    |      | MΩ   |  |
| R <sub>PD</sub>                         | Output Pull-Down<br>Resistance                                                                                     | SEL=HIGH or LOW, EN=GND,<br>I <sub>FORCE</sub> =20 mA, T <sub>A</sub> =25°C, FPF1321                                       |      | 65   |      | Ω    |  |
| True Reverse                            | Current Blocking                                                                                                   |                                                                                                                            |      |      | 1    |      |  |
| V <sub>T_RCB</sub>                      | RCB Protection Trip Point                                                                                          | V <sub>OUT</sub> - V <sub>IN</sub> A or V <sub>IN</sub> B                                                                  |      | 45   |      | mV   |  |
| $V_{R_{RCB}}$                           | RCB Protection Release<br>Trip Point                                                                               | V <sub>IN</sub> A or V <sub>IN</sub> B -V <sub>OUT</sub>                                                                   |      | 25   |      | mV   |  |
| I <sub>RCB</sub>                        | $V_{IN}A$ or $V_{IN}B$ Current During RCB                                                                          | $V_{OUT}$ =5.5 V, $V_{IN}$ A or $V_{IN}$ B=Short to GND                                                                    |      | 9    | 15   | μA   |  |
| t <sub>RCB_ON</sub>                     | RCB Response Time when Device is ON <sup>(3)</sup>                                                                 | V <sub>IN</sub> A or V <sub>IN</sub> B=5 V, V <sub>OUT</sub> V <sub>INA,B</sub> =100 mV                                    |      | 5    |      | μs   |  |

Continued on the following page...

FPF1320 / FPF1321 — IntelliMAX<sup>™</sup> Dual-Input Single-Output Advanced Power Switch

## Electrical Characteristics (Continued)

 $V_{IN}A=V_{IN}B=1.5$  to 5.5 V,  $T_A=-40$  to 85°C unless otherwise noted. Typical values are at  $V_{IN}A=V_{IN}B=3.3$  V and  $T_A=25$ °C.

| Symbol             | Parameters                                               | Condition                                                                                       | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| Dynamic Ch         | aracteristics                                            |                                                                                                 |      | I    | I    |      |
| t <sub>DON</sub>   | Turn-On Delay <sup>(4)</sup>                             | $V_{IN}A \text{ or } V_{IN}B=3.3 \text{ V}, \text{ R}_{I}=150 \Omega,$                          |      | 120  |      | μs   |
| t <sub>R</sub>     | V <sub>OUT</sub> Rise Time <sup>(4)</sup>                | C <sub>L</sub> =1 µF, T <sub>A</sub> =25°C, SEL: HIGH,                                          |      | 130  |      | μs   |
| t <sub>ON</sub>    | Turn-On Time <sup>(6)</sup>                              | EN: LOW → HIGH                                                                                  |      | 250  |      | μs   |
| t <sub>DOFF</sub>  | Turn-Off Delay <sup>(4)</sup>                            | $V_{IN}A \text{ or } V_{IN}B=3.3 \text{ V}, R_{I}=150 \Omega,$                                  |      | 15   |      | μs   |
| t <sub>F</sub>     | V <sub>OUT</sub> Fall Time <sup>(4)</sup>                | C <sub>L</sub> =1 µF, T <sub>A</sub> =25°C, SEL: HIGH,                                          |      | 320  |      | μs   |
| t <sub>OFF</sub>   | Turn-Off Time <sup>(7)</sup>                             | EN: HIGH $\rightarrow$ LOW                                                                      |      | 335  |      | μs   |
| t <sub>DOFF</sub>  | Turn-Off Delay <sup>(4,5)</sup>                          | $V_{IN}A \text{ or } V_{IN}B = 3.3 \text{ V}, \text{ R}_L=150 \Omega,$                          |      | 6    |      | μs   |
| t <sub>F</sub>     | V <sub>OUT</sub> Fall Time <sup>(4,5)</sup>              | $\Box$ C <sub>L</sub> =1 µF, T <sub>A</sub> =25°C, SEL: HIGH,<br>→ EN: HIGH → LOW,              |      | 110  |      | μs   |
| t <sub>OFF</sub>   | Turn-Off Time <sup>(5,7)</sup>                           | Output Discharge Mode, FPF1321                                                                  |      | 116  |      | μs   |
| t <sub>TRANR</sub> | Transition Time<br>LOW $\rightarrow$ HIGH <sup>(4)</sup> | $V_{IN}A=3.3 V, V_{IN}B=5 V,$<br>Switching from $V_{IN}A \rightarrow V_{IN}B$ ,                 |      | 3    |      | μs   |
| t <sub>SLH</sub>   | Switch-Over Rising Delay <sup>(4)</sup>                  | SEL: LOW → HIGH, EN: HIGH,<br>R <sub>L</sub> =150 Ω, C <sub>L</sub> =1 μF, T <sub>A</sub> =25°C |      | 1    |      | μs   |
| t <sub>TRANF</sub> | Transition Time<br>HIGH $\rightarrow$ LOW <sup>(4)</sup> | $V_{IN}A=3.3$ V, $V_{IN}B=5$ V,<br>Switching from VINB → $V_{IN}A$ ,                            |      | 45   |      | μs   |
| t <sub>SHL</sub>   | Switch-Over Falling Delay <sup>(4)</sup>                 | SEL: HIGH → LOW, EN: HIGH,<br>R <sub>L</sub> =150 Ω, C=1 μF, T <sub>A</sub> =25°C               |      | 5    |      | μs   |

Notes:

3. This parameter is guaranteed by design and characterization; not production tested.

4. t<sub>DON</sub>/t<sub>DOFF</sub>/t<sub>R</sub>/t<sub>F</sub>/t<sub>TRANR</sub>/t<sub>TRANF</sub>/t<sub>SLH</sub>/t<sub>SHL</sub> are defined in Figure 5.

5. FPF1321 output discharge is enabled during off.

6.  $t_{ON}=t_R + t_{DON}$ .

7.  $t_{OFF}=t_F + t_{DOFF}$ .



# © 2011 Fairchild Semiconductor Corporation FPF1320 / FPF1321 • Rev. 1.0.2

www.fairchildsemi.com

## **Typical Characteristics**







Figure 8. Shutdown Current vs. Temperature



Figure 10. R<sub>ON</sub> vs. Temperature



Figure 7. Supply Current vs. Supply Voltage



Figure 9. Shutdown Current vs. Supply Voltage





Continued on the following page...







Figure 20.  $t_R$  and  $t_F$  with FPF1320 vs. Temperature





Figure 19. t<sub>DON</sub> and t<sub>DOFF</sub> vs. Temperature



Figure 21. t<sub>R</sub> and t<sub>F</sub> with FPF1321 vs. Temperature





Continued on the following page ...





## **Operation and Application Description**

The FPF1320 and FPF1321 are dual-input single-output power multiplexer switches with controlled turn-on and seamless power source transition. The core is a 50 m $\Omega$  P-channel MOSFET and controller capable of functioning over a wide input operating range of 1.5 V to 5.5 V per channel. The EN and SEL pins are active-HIGH, GPIO/CMOS-compatible input. They control the state of the switch and input power source selection, respectively. TRCB functionality blocks unwanted reverse current during both ON and OFF states when higher V<sub>OUT</sub> than V<sub>IN</sub>A or V<sub>IN</sub>B is applied. FPF1321 has a 65  $\Omega$  output discharge path during off.

#### **Input Capacitor**

To limit the voltage drop on the input supply caused by transient inrush current when the switch turns on into a discharged load capacitor; a capacitor must be placed between the  $V_{IN}A$  or  $V_{IN}B$  pins to the GND pin. At least 1  $\mu$ F ceramic capacitor,  $C_{IN}$ , placed close to the pins, is usually sufficient. Higher-value  $C_{IN}$  can be used to reduce more the voltage drop.

#### **Inrush Current**

Inrush current occurs when the device is turned on. Inrush current is dependent on output capacitance and slew rate control capability, as expressed by:

$$I_{INRUSH} = C_{OUT} \times \frac{V_{IN} - V_{INITIAL}}{t_R} + I_{LOAD}$$
(1)

where:

- C<sub>OUT</sub>: Output capacitance;
- $t_R$ : Slew rate or rise time at  $V_{OUT}$ ;
- VIN: Input voltage, VINA or VINB;

VINITIAL: Initial voltage at COUT, usually GND; and

ILOAD: Load current.

Higher inrush current causes higher input voltage drop, depending on the distributed input resistance and input capacitance. High inrush current can cause problems.

FPF1320/1 has a 130  $\mu$ s of slew rate capability under 3.3 V<sub>IN</sub> at 1  $\mu$ F of C<sub>OUT</sub> and 150  $\Omega$  of R<sub>L</sub> so inrush current and input voltage drop can be minimized.

#### **Power Source Selection**

Input power source selection can be controlled by the SEL pin. When SEL is LOW, output is powered from  $V_{IN}A$  while SEL is HIGH,  $V_{IN}B$  is powering output. The SEL signal is ignored during device OFF.

#### **Output Voltage Drop during Transition**

Output voltage drop usually occurs during input power source transition period from low voltage to high voltage. The drop is highly dependent on output capacitance and load current.

FPF1320/1 adopts an advanced break-before-make control, which can result in minimized output voltage drop during the transition time.

#### **Output Capacitor**

Capacitor  $C_{OUT}$  of at least 1  $\mu$ F is highly recommended between the  $V_{OUT}$  and GND pins to achieve minimized output voltage drop during input power source transition. This capacitor also prevents parasitic board inductance.

#### **True Reverse-Current Blocking**

The true reverse-current blocking feature protects the input source against current flow from output to input regardless of whether the load switch is on or off.

#### **Board Layout**

For best performance, all traces should be as short as possible. To be most effective, the input and output capacitors should be placed close to the device to minimize the effect that parasitic trace inductance on normal and short-circuit operation. Wide traces or large copper planes for power pins (V<sub>IN</sub>A, V<sub>IN</sub>B, V<sub>OUT</sub> and GND) minimize the parasitic electrical effects and the thermal impedance.



### Figure 34. 6-Ball, 1.0 x 1.5 mm, Wafer-Level Chip-Scale Package (WLCSP)

## **Product-Specific Dimensions**

| Product     | D              | E             | X      | Y      |
|-------------|----------------|---------------|--------|--------|
| FPF1320UCX  | 1460 µm ±30 µm | 960 μm ±30 μm | 230 µm | 230 µm |
| FPF1321UCX  | 1460 µm ±30 µm | 960 μm ±30 μm | 230 µm | 230 µm |
| FPF1321BUCX | 1460 µm ±30 µm | 960 μm ±30 μm | 230 µm | 230 µm |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. http://www.fairchildsemi.com/dwg/UC/UC006AF.pdf

## FAIRCHILD

#### SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ AX-CAP BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ DEUXPEED Dual Cool™ EcoSPARK® EfficientMax™ ESBCT# R airchild® Fairchild Semiconductor® FACT\_Quiet Series™ FACT<sup>®</sup> FastvCore™ FETBench™

E-PES™ FREET® Global Power Resource<sup>su</sup> GreenBridge™ Green FPS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR<sup>™</sup> Making Small Speakers Sound Louder and Better MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver OntnHiT™ **OPTOLOGIC<sup>®</sup>** OPTOPLANAR<sup>®</sup>

65 PowerTrench<sup>®</sup> PowerXS™ Programmable Active Droop™ OFFT OSTM Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART STARTM Solutions for Your Success™ SPM<sup>®</sup> **STEALTH™** SuperFET® SuperSOT™3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™

Sync-Lock<sup>TM</sup> System TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyLogic<sup>®</sup> TinyLogic<sup>®</sup> TinyPOwer<sup>TM</sup> TinyPOwer<sup>TM</sup> TinyPOwer<sup>TM</sup> TinyWire<sup>TM</sup> TranSiC<sup>TM</sup> TranSiC<sup>TM</sup> Trallt Detect<sup>TM</sup> TRUECURRENT<sup>®</sup>\* µSerDes<sup>TM</sup>

## 

UHC<sup>™</sup> Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

**FPSTM** 

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DNOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Serriconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildserri.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild to combat this global problem and encourage our customers to by bying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |  |  |  |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change<br>in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data, supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |  |  |  |

Rev. 166